0.45-mW 2.35-3.0 GHz Multiplying DLL with Calibration Loop in 28nm CMOS FD-SOI
Langue
EN
Communication dans un congrès
Ce document a été publié dans
ESSCIRC 2023- IEEE 49th European Solid State Circuits Conference (ESSCIRC), IEEE 49th European Solid State Circuits Conference (ESSCIRC), 2023-09-11, Lisbon. 2023-09-11p. 269-272
IEEE
Résumé
This paper presents the design and measurement results of an sub-half-mW frequency synthesizer, composed of a multiplying delay-locked loop (MDLL), which reduces the phase noise of a standard ring oscillator. The proposed ...Lire la suite >
This paper presents the design and measurement results of an sub-half-mW frequency synthesizer, composed of a multiplying delay-locked loop (MDLL), which reduces the phase noise of a standard ring oscillator. The proposed circuit takes advantage of the low-jitter and high loop bandwidth characteristic of the MDLLs, and has the particular feature of being able to lock to any external reference frequency between 50 and 100 MHz. It is known from the previous state-of-theart implementations that the reference spur degrades the output spectrum. In this work, an ultra-low-power spur reduction circuit is proposed to improve the spectral purity of the output spectrum, achieving -47.2dBc of spur rejection, measured for 10 chips. For 456 μW of power consumption, 2.5 ps of RMS jitter, the proposed solution presents a Figure of merit (FoM) of -235dB, being suitable for ultra-low-power IoT applications.< Réduire
Mots clés
Ring oscillators
Phase noise
Frequency synthesizers
Semiconductor device measurement
Power demand
Phase measurement
Jitter
Ring Oscillators
Frequency synthesizers
Body biasing
FD-SOI technology
Delay-locked loop
Phase-locked loop
Unités de recherche