Afficher la notice abrégée

dc.rights.licenseopenen_US
dc.contributor.authorPOITTEVIN, Arnaud
dc.contributor.authorO'CONNOR, Ian
dc.contributor.authorMARCHAND, Cedric
dc.contributor.authorBOSIO, Alberto
hal.structure.identifierLaboratoire de l'intégration, du matériau au système [IMS]
dc.contributor.authorMANEUX, Cristell
IDREF: 135213584
hal.structure.identifierLaboratoire de l'intégration, du matériau au système [IMS]
dc.contributor.authorMUKHERJEE, Chhandak
IDREF: 228231779
dc.contributor.authorLARRIEU, Guilhem
dc.contributor.authorKUMAR, Abhishek
dc.date.accessioned2023-02-28T09:28:44Z
dc.date.available2023-02-28T09:28:44Z
dc.date.issued2022-08-05
dc.date.conference2022-06-19
dc.identifier.urihttps://oskar-bordeaux.fr/handle/20.500.12278/172116
dc.description.abstractEnNew emerging Vertical NanoWire Field-E昀昀ect Transistors (VNWFET) appear promising for compact energy e昀케cient computing architectures, still, we notice a lack of technology aware and coherent design methodologies. Such tools would enable a thorough exploration of the bene昀椀ts of these new technologies at the circuit level. This paper explores a complete methodology for designing a logic cell library using VNWFET. The methodology includes low-level logic cells Technology Computer Aided Design (TCAD) simulations, Parasitic Extraction (PEX) of predictive devices and 3D physical design rules and cell generation. In this design method, we focus on the standard CMOS logic cells, with up to 12 transistors and detail the inter-transistor routing. The various cells generated using this method are tested using TCAD and selected based on their PEX results. The whole process is performed on logic cell examples and in the light of the current design context, results show an improvement in footprint area optimization.
dc.description.sponsorshipPortes logiques élémentaires empillées - ANR-18-CE24-0005en_US
dc.language.isoENen_US
dc.publisherIEEEen_US
dc.subject.enVNWFET
dc.subject.enjunction-less
dc.subject.enlogic cell
dc.subject.enrouting
dc.subject.enpredictive
dc.subject.ensimulation
dc.subject.entechnology
dc.subject.enTCAD
dc.subject.enManhattan
dc.title.enA Logic Cell Design and routing Methodology Specific to VNWFET
dc.typeCommunication dans un congrès avec actesen_US
dc.identifier.doi10.1109/NEWCAS52662.2022.9842100en_US
dc.subject.halSciences de l'ingénieur [physics]/Micro et nanotechnologies/Microélectroniqueen_US
dc.subject.halInformatique [cs]/Technologies Émergeantes [cs.ET]en_US
dc.subject.halInformatique [cs]/Modélisation et simulationen_US
bordeaux.page460-464en_US
bordeaux.hal.laboratoriesIMS : Laboratoire de l'Intégration du Matériau au Système - UMR 5218en_US
bordeaux.institutionUniversité de Bordeauxen_US
bordeaux.institutionBordeaux INPen_US
bordeaux.institutionCNRSen_US
bordeaux.conference.title2022 20th IEEE Interregional NEWCAS Conference (NEWCAS)en_US
bordeaux.countrycaen_US
bordeaux.title.proceeding2022 20th IEEE Interregional NEWCAS Conference (NEWCAS)en_US
bordeaux.conference.cityQuebec Cityen_US
bordeaux.peerReviewedouien_US
bordeaux.import.sourcehal
hal.identifierhal-03864493
hal.version1
hal.exportfalse
workflow.import.sourcehal
dc.rights.ccPas de Licence CCen_US
bordeaux.COinSctx_ver=Z39.88-2004&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.date=2022-08-05&rft.spage=460-464&rft.epage=460-464&rft.au=POITTEVIN,%20Arnaud&O'CONNOR,%20Ian&MARCHAND,%20Cedric&BOSIO,%20Alberto&MANEUX,%20Cristell&rft.genre=proceeding


Fichier(s) constituant ce document

Thumbnail

Ce document figure dans la(les) collection(s) suivante(s)

Afficher la notice abrégée